发明名称 Circuitry for the delay adjustment of a clock signal
摘要 Circuitry for adjusting the phase of an incoming periodic signal, typically a clock signal, throughout the entire period of the periodic signal. Phase adjustment circuitry has high resolution and employs only the number of delay elements in a delay chain necessary to span at least the period of the incoming signal or at least half the period in the case of dual chains receiving complementary clocks. Phase adjustment circuitry includes a delay chain of having a plurality of taps, a boundary detector for indicating when a tap is at a phase boundary of the incoming periodic signal, and selection circuitry for selecting one of the taps from the delay chain based on the boundary detector output and the selection circuitry input such that the selected tap is the desired phase adjustment of the incoming periodic signal and that the delay of the incoming signal is adjustable across its phase boundaries. Phase interpolation between the taps of the delay chain is employed to increase the resolution of the adjustment to the periodic signal. Duty cycle correction of the input clock and the selected output clock is employed to improve accuracy.
申请公布号 US5945862(A) 申请公布日期 1999.08.31
申请号 US19970904203 申请日期 1997.07.31
申请人 RAMBUS INCORPORATED 发明人 DONNELLY, KEVIN S.;KIM, JUN;GARLEPP, BRUNO W.;HOROWITZ, MARK A.;LEE, THOMAS H.;CHAU, PAK SHING;ZERBE, JARED L.;PORTMANN, CLEMENZ L.;CHAN, YIU-FAI
分类号 H03K5/13;(IPC1-7):H03H11/26 主分类号 H03K5/13
代理机构 代理人
主权项
地址