发明名称 Dual-loop spread-spectrum clock generator with master PLL and slave voltage-modulation-locked loop
摘要 A clock generator produces a frequency-modulated clock. A master phase-locked loop (PLL) includes a voltage summer that outputs a voltage to a voltage-controlled oscillator (VCO). The voltage to the VCO determines the frequency of the clock generated. A modulated voltage is subtracted by the voltage summer to produce voltage and thus frequency modulations. This modulated voltage is produced by a second loop that operates as a slave to the master PLL. The slave loop is a voltage-locked loop. The peak amplitude of the modulated voltage is locked to a control voltage of the master PLL. The control voltage is a stable voltage input to the voltage summer that is generated by phase comparisons of the output clock to a reference clock. To overcome the problem of locking to the modulating output clock, phase comparison is performed only at the same point in the modulation cycle, at the beginning of each modulation cycle. Thus modulations do not affect phase comparisons. The modulated voltage is generated by a waveform generator in the slave loop. The waveform generator is controlled by a feedback divider that also controls when phase comparison is performed. The amplitude of the waveform is adjusted to track the control voltage of the master PLL by comparing the control voltage to the modulated voltage, but only at the beginning of the modulation cycle. The modulation amplitude is kept constant over different supply voltages, ambient temperatures, and process corners.
申请公布号 US5943382(A) 申请公布日期 1999.08.24
申请号 US19970990899 申请日期 1997.12.15
申请人 NEOMAGIC CORP. 发明人 LI, HUNG-SUNG;PIMPALKHARE, MANGESH S.
分类号 G06F3/14;G09G3/20;G09G3/36;G09G5/00;G09G5/18;G09G5/36;H03L7/07;H05K9/00;(IPC1-7):H03D3/24 主分类号 G06F3/14
代理机构 代理人
主权项
地址