发明名称 Method and apparatus for predecoding variable byte length instructions for scanning of a number of RISC operations
摘要 A superscalar microprocessor is provided that includes a predecode unit configured to predecode variable byte-length instructions prior to their storage within an instruction cache. The predecode unit is configured to generate a plurality of predecode bits for each instruction byte. The plurality of predecode bits associated with each instruction byte include an end bit and an ROP bit that indicates a number of microinstructions required to implement the instruction. The plurality of predecode bits are collectively referred to as a predecode tag. An instruction alignment unit then uses the predecode tags to identify microinstructions. The instruction alignment unit dispatches the microinstructions simultaneously to a plurality of decode units which form fixed issue positions within the superscalar microprocessor. Because the instruction alignment unit identifies microinstructions, the multiplexing of instructions from the instruction alignment unit to the decoders is simplified. Accordingly, relatively fast multiplexing may be attained, and high performance may be accommodated.
申请公布号 US5940602(A) 申请公布日期 1999.08.17
申请号 US19970873114 申请日期 1997.06.11
申请人 ADVANCED MICRO DEVICES, INC. 发明人 NARAYAN, RAMMOHAN;TRAN, THANG M.
分类号 G06F9/30;G06F9/318;(IPC1-7):G06F9/38 主分类号 G06F9/30
代理机构 代理人
主权项
地址