发明名称 Test mode latching scheme
摘要 A novel synchronous latching scheme is disclosed for use in connection with an EPROM device having a limited number of pins for control signals. A negative edge-triggered d-type master-slave latch having a D-input, and a clock input is provided for generating a program/verify read mode signal. The D-input is coupled to a Vpp/+E,ovs OE+EE control terminal of the EPROM, while the clock input is coupled to a +E,ovs CE+EE /+E,ovs PGM+EE control terminal. During a program interval, while an enabled memory cell is being programmed, and the Vpp control terminal is at a supervoltage, the latch is operable to capture the high level on such control terminal, and provide the high level as an output to define a verify read mode signal. During an immediately-following program verify read interval, the asserted verify mode signal is used to adjust the sense amplifier of the EPROM device so as to provide an increased read margin. During such verify program interval, the Vpp/+E,ovs OE+EE control terminal goes low to enable the outputs of the EPROM device. Such low signal is captured by the latch during the verify interval using the +E,ovs CE+EE /+E,ovs PGM+EE signal as a clock, such that the verify mode signal is driven low. With the verify mode signal in a logic low state, subsequent read operations of the EPROM chip occur as standard reads, since the sense amplifiers associated with the memory array of the EPROM device employ a standard reference signal, not the verify reference signal designed to add read margin.
申请公布号 US5936973(A) 申请公布日期 1999.08.10
申请号 US19960774293 申请日期 1996.12.23
申请人 CYPRESS SEMICONDUCTOR CORP. 发明人 LOVETT, SIMON JOHN;FARMANFARMAIAN, A. MAJID;CHEUNG, SAMMY SIU YAT;ROUSE, MARK WILLIAM
分类号 G11C16/12;G11C29/46;(IPC1-7):G11C29/00 主分类号 G11C16/12
代理机构 代理人
主权项
地址