发明名称 Method and apparatus for implementing a fully-associative translation look-aside buffer having a variable numbers of bits representing a virtual address entry
摘要 Some virtual memory systems allow more that one memory page size. To quickly translate virtual page addresses into physical page addresses, a multi-page size translation look-aside buffer is needed. The multi-page size translation look-aside buffer has a virtual address array and a physical address array. The virtual address array has a set of virtual address entries that are compared to a received virtual address. The virtual address array entries have virtual address tag field, a valid bit, and a page size bit. The page size bit defines the size of the memory page and thus defines the number of bits in the virtual address that must be matched with virtual address tag bits in the virtual address array. The valid bit indicates if the entry is valid or not. When a hit is detected in the virtual address array, a corresponding entry in the physical address array is activated. The physical address array comprises a physical page address and a set of page attributes. The physical address array also has a locked bit and an access bit that are used to implement a translation look-aside buffer replacement scheme.
申请公布号 US5928352(A) 申请公布日期 1999.07.27
申请号 US19960714355 申请日期 1996.09.16
申请人 INTEL CORPORATION 发明人 GOCHMAN, SIMCHA;DOWECK, JACOB
分类号 G06F12/10;G06F12/12;(IPC1-7):G06F12/10 主分类号 G06F12/10
代理机构 代理人
主权项
地址