发明名称 Semiconductor memory device having two P-well layout structure
摘要 This invention relates to P- and N-well regions where inverters constituting an SRAM cell are formed. The P-well region is divided into two parts, which are laid out on the two sides of the N-well region. Boundaries (BL11, BL12) are formed to run parallel to bit lines (BL, /BL). With this layout, diffusion layers (ND1, ND2) within the P-well regions can be formed into simple shapes free from any bent portion, reducing the cell area.
申请公布号 US5930163(A) 申请公布日期 1999.07.27
申请号 US19970993180 申请日期 1997.12.18
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 HARA, HIROYUKI;MATSUI, MASATAKA
分类号 H01L29/78;H01L21/8238;H01L21/8244;H01L27/092;H01L27/11;(IPC1-7):G11C11/00 主分类号 H01L29/78
代理机构 代理人
主权项
地址