发明名称 Clock rate compensation for a low frequency slave device
摘要 A slave device having clock rate compensation circuitry for low frequency operation. The slave device is coupled to a bus having a first operating frequency yet uses a slave clock signal having a frequency less than the first operating frequency. The slave device includes a bus clock driver circuit coupled to a bus clock interface for a bus clock signal. A slave controller state machine is clocked by the slave clock signal and accordingly operates at less than the first operating frequency. The clock rate compensation circuitry receives the bus clock signal, a data signal, and the slave clock signal, and synchronizes bus events for the state machine. The clock rate compensation circuitry also asynchronously begins a bus clock signal stretching period.
申请公布号 US5925135(A) 申请公布日期 1999.07.20
申请号 US19960721234 申请日期 1996.09.26
申请人 INTEL CORPORATION 发明人 TRIEU, TUONG;KARDACH, JAMES P.
分类号 G06F1/08;G06F1/12;(IPC1-7):G06F1/04 主分类号 G06F1/08
代理机构 代理人
主权项
地址