发明名称 Logic circuit
摘要 This invention provides a logic block comprising an mxn array of partial calculating circuits (where m>=2 and n>=2) operable to generate partial product components of an m-bit multiplicand x n-bit multiplicand binary multiplication and to generate a cumulative sum of the partial products for each bit of one of the multiplicands. A configurable output circuit which is operable under the control of a configuration signal either (a) to sum the cumulative sums of partial products generated by the partial calculating circuits so as to generate a product value, or (b) to pass data representing the cumulative sums of the partial product components to partial calculating circuits within one or more further logic blocks. Also provided is a logic circuit including two or more such logic blocks, data interconnections for data transfer between the logic blocks and control interconnections for control signal transfer to the logic blocks.
申请公布号 AU1775199(A) 申请公布日期 1999.07.19
申请号 AU19990017751 申请日期 1998.12.23
申请人 IMPERIAL COLLEGE OF SCIENCE, TECHNOLOGY AND MEDICINE 发明人 PETER YING KAY CHEUNG;SIMON DOMINIC HAYNES
分类号 G06F7/52;H03K19/177 主分类号 G06F7/52
代理机构 代理人
主权项
地址