发明名称 Semiconductor memory device capable of increasing chip yields while maintaining rapid operation
摘要 Regular memory cell arrays are arranged in divided regions in three rows and three columns except for the region located at the second row and the second column. The region located at the intersection of the second row and the second column is provided with a redundant memory cell array. The replacement operation of the regular memory cell arrays with the redundant memory cell array is provided for each memory cell block.
申请公布号 US5914907(A) 申请公布日期 1999.06.22
申请号 US19980122760 申请日期 1998.07.27
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 KOBAYASHI, MAKO;TANIZAKI, TETSUSHI;ARIMOTO, KAZUTAMI;AMANO, TERUHIKO;FUJINO, TAKESHI;TSURUDA, TAKAHIRO;MORISHITA, FUKASHI;KINOSHITA, MITSUYA
分类号 G11C29/04;G11C29/00;G11C29/42;(IPC1-7):G11C8/00;G11C7/00 主分类号 G11C29/04
代理机构 代理人
主权项
地址
您可能感兴趣的专利