发明名称 Smart debug interface circuit for efficiently debugging a software application for a programmable digital processor device
摘要 The present invention comprises a smart debug interface circuit for the diagnostic testing and debugging of a software application for a programmable digital processor system. The smart debug interface circuit of the present invention includes an instruction register for coupling to an instruction bus of a programmable digital processor. The instruction register is adapted to drive instructions onto the instruction bus. The instruction register couples to the instruction bus in a parallel manner. The smart debug interface circuit of the present invention includes a data register for coupling to a data bus of the programmable digital processor. The data register is adapted to read data from the data bus and couples to the data bus in a parallel manner. The instruction register and data register are each coupled to an interface port. The interface port couples the smart debug interface circuit to a host computer system. A control logic circuit is also included in the smart debug interface circuit of the present invention. The control logic circuit is coupled to the instruction register, the data register, and the interface port. The control logic circuit interfaces a debugging program on the host computer system to the programmable digital processor. Additionally, the control logic circuit interfaces the debugging program with the programmable digital processor without imposing boundary scan bus delay on the instruction bus or the data bus.
申请公布号 US5915083(A) 申请公布日期 1999.06.22
申请号 US19970808341 申请日期 1997.02.28
申请人 VLSI TECHNOLOGY, INC. 发明人 PONTE, CHRISTIAN
分类号 G06F11/28;G01R31/28;G01R31/317;G01R31/3185;G06F11/22;G06F11/26;G06F11/36;(IPC1-7):G06F11/25 主分类号 G06F11/28
代理机构 代理人
主权项
地址