发明名称 Clocked register
摘要 A J-K flip/flop type storage register includes an input register and an output register. The input register is active when a clock pulse applied thereto is below a predetermined level defining a logic 0 state and inactive when the clock pulse signal is above the first predetermined level. The output register is active when the level of the clock pulse signal is above a second predetermined level and inactive when the clock pulse signal is below the second predetermined level. There exists a well-defined voltage range during which both the input and output registers are inactive. The transfer of information from the input register to the output register only occurs during the transition from a logic 0 level to a logic 1 level clock pulse signal. The SET and RESET inputs are only enabled when the clock pulse signal is at a logic 0 level. This register management helps to ensure that noise on the clock pulse line does not erroneously trigger the input or output registers and further helps to prevent a race condition from developing between the input and output registers.
申请公布号 US5912576(A) 申请公布日期 1999.06.15
申请号 US19970828737 申请日期 1997.03.21
申请人 ALLIEDSIGNAL INC. 发明人 PATTANTYUS, TAMAS I.
分类号 H03K3/0233;H03K3/037;(IPC1-7):H03K3/286 主分类号 H03K3/0233
代理机构 代理人
主权项
地址