发明名称 Method and apparatus for dynamic control of clocks in a multiple clock processor, particularly for a data cache
摘要 A method and apparatus are provided for controlling clocks for a processor and L2 cache. The clock signal to an L2 cache may be shut down in order to conserve power. Due to the nature of CMOS circuitry typically comprising the SRAM in an L2 cache, shutting down the clock signal to the L2 cache may significantly reduce the amount of power consumed by the L2 cache. A clock control circuitry may be provided to generate and control clock signals to a processor (e.g., Pentium TM processor) and an L2 cache. Controllable clock skew adjustment may be provided to adjust relative timing between clock signals. Skew adjustment for the L2 cache clock may be provided with an AND gate for interrupting the clock signal. The AND gate may be controlled by one of a number of signals indicating status of the L2 cache. Address strobe, L2 idle, or pipelining conditions may determine whether the clock signal to the L2 cache may be interrupted. The use of combinational logic circuitry allows for seamless shutdown and restarting of the L2 cache clock signal. The present invention has particular application to a system where interface circuits may be used to interface a Pentium TM processor to a VL bus.
申请公布号 US5901322(A) 申请公布日期 1999.05.04
申请号 US19970908769 申请日期 1997.08.08
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 HERBST, JOSEPH E.;DAVIS, IAN E.
分类号 G06F1/32;(IPC1-7):G06F1/32 主分类号 G06F1/32
代理机构 代理人
主权项
地址