发明名称 PULSE WIDTH CONTROL LOGIC CIRCUIT
摘要 PROBLEM TO BE SOLVED: To control pulse width and to obtain a pulse signal whose mark rate is special by controlling power voltage through the use of a logic circuit (C-MOS) where the threshold of an input part depends on power voltage. SOLUTION: An input signal is applied to an input terminal IN and is integrated in an integral circuit 1. The signal passes through C-MOS being a logic circuit element where the threshold of the input part depends on power voltage and through an AGC circuit 5, and an output pulse signal is obtained from an output terminal OUT. An average value detection part 2 detects the average value of the input signal and an average value conversion part 3 controls power voltage VCC. When pulse width is narrowed, the average value of a pulse drops and the average value rises when pulse width is widened. Since the threshold of the input part of C-MOS is 1/2 of power voltage VCL, power voltage VCC is controlled with the average value of the input pulse signal, the threshold is dropped or raised, pulse width is widened or narrowed and the output signal of desired pulse width is obtained.
申请公布号 JPH11112304(A) 申请公布日期 1999.04.23
申请号 JP19970274796 申请日期 1997.10.07
申请人 FUJITSU LTD 发明人 MORITA MASAYOSHI
分类号 H03K5/04;H03K5/08;H03K5/13;H03K5/131;H03K7/08 主分类号 H03K5/04
代理机构 代理人
主权项
地址