发明名称 Latching comparator with input offset adjustment
摘要 A latching comparator includes first and second current integration nodes having first and second integration capacitances, respectively. A current source applies a first tail current to a current steering circuit which steers the tail current onto the first and second current integration nodes as a function of first and second data signals. An offset adjustment circuit is coupled to the first current integration node for adjusting the first integration capacitance relative to the second integration capacitance. A latch circuit is coupled to the first and second current integration nodes and has a data output.
申请公布号 US5892374(A) 申请公布日期 1999.04.06
申请号 US19970882861 申请日期 1997.06.26
申请人 LSI LOGIC CORPORATION 发明人 FIEDLER, ALAN
分类号 H03K5/24;(IPC1-7):H03K5/22 主分类号 H03K5/24
代理机构 代理人
主权项
地址