发明名称 Parallel processing unit with cache memories storing NO-OP mask bits for instructions
摘要 Each processing unit 110a to 110d has an individual cache memory 100a to 100d. When the cache memories read an instruction from a main storage 5, an instruction field is distributed to the cache memories. Each cache memory is controlled by a common control circuit 20. A compiler operates to schedule the processes so as to focus the processes to be executed on a specific processing unit. According to the scheduled processes, the volumes of the cache memories 100a to 100d are specified according to each execution ratio of the corresponding processing units to the cache memories. In the foregoing arrangement, a processor provides the processing units controlled by a sole program counter and improves processing by improving the efficiency of the cache memory. Further, the processor improves the efficiency of the cache memory by deleting unnecessary codes.
申请公布号 US5893143(A) 申请公布日期 1999.04.06
申请号 US19960667670 申请日期 1996.06.21
申请人 HITACHI, LTD. 发明人 TANAKA, KAZUHIKO;KOJIMA, KEIJI;NISHIOKA, KIYOKAZU;NOJIRI, TOHRU;FUJIKAWA, YOSHIFUMI;ISHIGURO, MASAO
分类号 G06F9/30;G06F9/38;G06F12/08;(IPC1-7):G06F12/08 主分类号 G06F9/30
代理机构 代理人
主权项
地址