发明名称 CLOCKING SCHEME FOR DIGITAL SIGNAL PROCESSOR SYSTEM
摘要 <p>A digital signal processing system includes a cluster of processors and a host. A host can access each of the processors through an external bus system that interconnects the host with each of the processors. An external port of each of the processors operates at one of a local clock frequency and host clock frequency, the local clock frequency and host clock frequency being asynchronous with one another. The host opeates at the host clock frequency. Upon a host access of one of the processors, the clock frequency of operation of the external parallel port of each processor automatically is controlled to operate at the host clock frequency. In an embodiment, each processor also includes a core processor that operates at a core clock frequency that is a multiple of the local clock frequency, asynchronous with the host clock frequency. Thus, the speed of operation of the core processor and that of the external parallel port can be optimized independently.</p>
申请公布号 WO1999014683(A1) 申请公布日期 1999.03.25
申请号 US1998019277 申请日期 1998.09.16
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址