发明名称 Clock frequency detector for a synchronous memory device
摘要 The present invention employs a clock frequency detector in a SDRAM that detects whether an input clock signal is operating at a fast rate (e.g., 125 MHz or a 8 nanosecond access time), or at a slower rate. In response to the input clock frequency, the clock frequency detector outputs a selection signal to control logic circuitry in the SDRAM indicating whether the SDRAM should operate in either a fast or slow mode. The clock frequency detector employs a frequency detector that detects the frequency of the input clock signal. Based on the frequency of the input clock signal, a selector circuit outputs either a fast or slow selection signal to the control logic circuitry. In response to the fast selection signal, the control logic circuitry performs data access commands at a fast rate, while in response to the slow selection signal, the control logic circuitry executes such commands at a slower, more conservative rate. As a result, the SDRAM device can operate according to its maximum specifications in connection with a fast input clock rate (allowing essentially no margins for error), or perform at a slower rate based on a slower input clock frequency (allowing for some margin of error).
申请公布号 US5883853(A) 申请公布日期 1999.03.16
申请号 US19970971785 申请日期 1997.11.17
申请人 MICRON TECHNOLOGY, INC. 发明人 ZHENG, HUA;WRIGHT, JEFFREY P.
分类号 G11C7/10;G11C7/22;(IPC1-7):G11C8/00 主分类号 G11C7/10
代理机构 代理人
主权项
地址
您可能感兴趣的专利