发明名称 Large capacity, multiclass core ATM switch architecture
摘要 <p>A large capacity ATM core switch architecture is disclosed, which supports multiple traffic classes and quality-of-service (QoS) guarantees. The switch supports both real-time traffic classes with strict QoS requirements, e.g., CBR and VBR, and non-real-time traffic classes with less stringent requirements, e.g., ABR and UBR. The architecture also accommodates real-time and non-real-time multicast flows in an efficient manner. The switch consists of a high-speed core module that interconnects input/output modules with large buffers and intelligent scheduling/buffer management mechanisms. The scheduling can be implemented using a novel dynamic rate control, which controls internal congestion and achieves fair throughput performance among competing flows at switch bottlenecks. In the dynamic rate control scheme, flows are rate-controlled according to congestion information observed at bottleneck points within the switch. Each switch flow is guaranteed a minimum service rate plus a dynamic rate component which distributes any unused bandwidth in a fair manner. &lt;IMAGE&gt;</p>
申请公布号 EP0901302(A2) 申请公布日期 1999.03.10
申请号 EP19980107930 申请日期 1998.04.30
申请人 NEC CORPORATION 发明人 FAN, RUIXUE;MARK, BRIAN;RAMAMURTHY, GOPALAKRISHNAN
分类号 H04Q3/00;H04L12/56;H04Q11/04;(IPC1-7):H04Q11/04 主分类号 H04Q3/00
代理机构 代理人
主权项
地址