发明名称 MIRROR CIRCUITRY FOR NOISE REDUCTION
摘要 A delta-sigma analog/digital converter is provided for operating in the analog domain to generate a digital value that is to be processed by a digital signal processor (DSP) (26) to provide on the output a digital output. Each data node in each processing element in the DSP (26) is mirrored by the way of a corresponding data node in the mirror circuit (36). This results in the addition of noise via a noise adder (28) such that each data node in the main portion of the DSP (26) that can draw current from the power supply during a transition will have a corresponding complement node in the mirror circuit (36). Each data node in the mirror circuit will add noise via a transition drawing current from the power supply whenever the transition does not occur at the corresponding data node in the main portion of the DSP (26). Therefore, di/dt noise will be added for each cycle, regardless of the data pattern. This is effected by insuring that, for each data cycle, each data node undergoes a positive and a negative transition. By using a return-to-zero data stream, i.e., inserting a zero in each cycle at each data node, a positive transition and a negative transition can be during each data cycle.
申请公布号 WO9909491(A1) 申请公布日期 1999.02.25
申请号 WO1997US19332 申请日期 1997.10.23
申请人 CIRRUS LOGIC, INC. 发明人 GONG, XUE-MEI
分类号 G06F3/05;G06F17/18;H03M1/12;H03M3/00;H03M3/02;(IPC1-7):G06F17/18 主分类号 G06F3/05
代理机构 代理人
主权项
地址
您可能感兴趣的专利