发明名称 Test pattern structure for endurance test of a flash memory device
摘要 This invention relates to a test pattern structure comprising a test pattern structure for endurance test of a flash memory device comprising: at least three active regions formed on a semiconductor substrate, each active region being isolated by a field oxide film; a common drain region formed on each active region, respectively; source regions formed on left and right sides of the common drain region in each active region, respectively; a first common floating gate formed along left side of each common drain region; a second common floating gate formed along right side of each common drain region; a control gate overlapped with the first and second floating gates, respectively and connected from each other at both ends of the first and second floating gates; a select gate formed over the common drain region, the source regions and the control gate in each active region, respectively; and metal wires connected to the common drain region, the source regions and the control gate in each active region, respectively.
申请公布号 US5864501(A) 申请公布日期 1999.01.26
申请号 US19970963980 申请日期 1997.11.04
申请人 HYUNDAI ELECTRONICS INDUSTRIES CO., LTD. 发明人 LEE, HEE YOUL
分类号 H01L21/66;G11C16/06;G11C29/04;G11C29/12;H01L21/8247;H01L27/115;H01L29/788;H01L29/792;(IPC1-7):G11C29/00 主分类号 H01L21/66
代理机构 代理人
主权项
地址