发明名称 PLL CIRCUIT AND CONTROL VOLTAGE GENERATING METHOD
摘要 PROBLEM TO BE SOLVED: To provide a phase locked loop(PLL) circuit with high precision and high reliability. SOLUTION: A phase comparator 5 generates a lead phase error signal E1 depending on a phase difference between a front edge (object phase point) of a right window produced by a right window signal WR and a reference phase point of a frequency division reference clock signal S2 when a control object clock signal S3 is led from the frequency division reference clock signal S2, and the phase comparator 5 generates a lag phase error signal E1 depending on a phase difference between a tail edge (object phase point) of a left window produced by a left window signal WL and a reference phase point of the frequency division reference clock signal S2 when a control object clock signal S3 is lagged from the frequency division reference clock signal S2.
申请公布号 JPH1117534(A) 申请公布日期 1999.01.22
申请号 JP19970170161 申请日期 1997.06.26
申请人 SONY CORP 发明人 NAKAJIMA TAKESHI;YAMAMOTO TOSHIHISA
分类号 H03L7/089 主分类号 H03L7/089
代理机构 代理人
主权项
地址
您可能感兴趣的专利