发明名称 Self-aligned JFET
摘要 A JFET device is formed on a semiconductor body comprising an active region for the junction field effect device. A drain region layer is formed below the lower portion of the active region. The top surface of the body is doped to provide a source region layer on the device. Gate trenches extend through the source region layer forming source regions therein. The gate trenches also extend partially through the epitaxial layer. The gate trenches have sidewalls and bottoms. Dielectric spacer layers cover the sidewalls of the gate trenches upon surfaces of the source layer and the epitaxial layer in the gate trenches. Self-aligned gate regions are formed at the bottoms of the gate trenches in doped portions of the active region.
申请公布号 US5861643(A) 申请公布日期 1999.01.19
申请号 US19970933961 申请日期 1997.09.19
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING, LTD. 发明人 CHEN, TONY WEI;SUNDARESAN, RAVISHANKAR
分类号 H01L21/337;(IPC1-7):H01L29/80 主分类号 H01L21/337
代理机构 代理人
主权项
地址
您可能感兴趣的专利