发明名称 Programmable slew rate control circuit for output buffer
摘要 A slew rate control circuit for an output circuit of an integrated circuit includes an input node for obtaining an input signal and an output node for providing an output signal. A first stage of the control circuit includes at least one transistor having a control terminal and first and second main terminals. The control terminals of each at least one transistor are connected together to the input node. The first main terminal of each at least one transistor are connected to a voltage rail. The second main terminal of each at least one transistor is connected to the output node through its own individual resistor. One or more subsequent stages of the control circuit each contain at least one transistor having a control terminal and first and second main terminals. The control terminals of each at least one transistor in each one or more subsequent stages of the control circuit are connected together to a control node driven from the control terminals of the preceding stage through at least one inverter. The first main terminal of each at least one transistor are connected to a voltage rail. The second main terminal of each at least one transistor is connected to the output node through its own individual resistor. The at least one inverters associated with the one or more subsequent stages of the control circuit are sized so as to provide a predetermined amount of delay therethrough. In a user-programmable embodiment, the control terminals of each transistor are selectively connectable to the input node or to the output of any one of the inverters via switching elements.
申请公布号 US5859552(A) 申请公布日期 1999.01.12
申请号 US19970904743 申请日期 1997.08.01
申请人 LSI LOGIC CORPORATION 发明人 DO, TUAN P.;STASCAUSKY, CASIMIRO A.
分类号 H03K19/0185;(IPC1-7):H03H11/26 主分类号 H03K19/0185
代理机构 代理人
主权项
地址