发明名称 Dynamic semiconductor memory device having an improved sense amplifier layout arrangement
摘要 A dynamic semiconductor memory device is made up of a plurality of dynamic memory cells arrayed along a plurality of bit line pairs, and a plurality of dynamic sense amplifiers associated with the plurality of bit line pairs, each sense amplifier having a pair of MOS transistors connected to a corresponding pair of bit lines. In one embodiment, the first and second transistors of one of the sense amplifiers and the first and second transistors of another sense amplifier adjacent thereto are positioned within a region defined by two adjacent pairs of bit lines. Each of the bit line pairs has first and second bit lines extending in a first direction perpendicular to a second direction in which the source and drain regions are formed in the semiconductor substrate so that the transistors of the sense amplifiers are arranged one for every four bit lines in the second direction.
申请公布号 US5859805(A) 申请公布日期 1999.01.12
申请号 US19970832818 申请日期 1997.04.04
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 TAKASHIMA, DAISABURO;TSUCHIDA, KENJI;OOWAKI, YUKIHITO
分类号 G11C7/06;G11C11/4091;H01L27/108;(IPC1-7):G11C5/02 主分类号 G11C7/06
代理机构 代理人
主权项
地址