发明名称 Processor module with dual-bank SRAM cache having shared capacitors and R-C elements integrated into the module substrate
摘要 A processor module has a cache of SRAM chips mounted on both a back and a front surface but de-coupling capacitors mounted on only the back surface. Each de-coupling capacitor is for suppressing current spikes from a pair of SRAM chips. The pair of SRAM chips includes a first SRAM chip on the same surface as the capacitor and a second SRAM chip opposite the first SRAM chip on the front surface of the module. The first SRAM chip belongs to a first bank while the second SRAM chip belongs to a second bank. Two chip-enable signals control access to the two banks. Since only one bank is accessed at any time, and access causes current spikes, only one bank and only one SRAM chip in the pair of SRAM chips creates a current spike at any time. Thus, a capacitor can be shared between the two SRAM chips in the pair. The shared capacitor can be mounted next to or under one of the SRAM chips, or formed within the multi-layer substrate itself. Having capacitors on only one of the surfaces reduces the number of placement sequences required, reducing manufacturing cost. The capacitors are mounted on the opposite surface from the large processor for efficiency.
申请公布号 US5856937(A) 申请公布日期 1999.01.05
申请号 US19970876135 申请日期 1997.06.23
申请人 MA LABORATORIES, INC. 发明人 CHU, TZU-YIH;MA, ABRAHAM C.
分类号 G11C5/00;G11C8/12;H05K1/02;H05K1/16;(IPC1-7):G11C5/02 主分类号 G11C5/00
代理机构 代理人
主权项
地址