发明名称 First read cycle circuit for semiconductor memory
摘要 A novel circuit for initiating a first read cycle when power is first applied to the memory device is disclosed. The circuit compares the ramping up of the word line voltage signal to a stable reference voltage using a comparator. Once the word line voltage reaches a predetermined level, but before it reaches its maximum value, the comparator trips. The transition of the comparator output is sensed by an address transition detection circuit which subsequently triggers a read cycle of the memory, thus creating a dummy read access without any requirement that the input address actually make a transition. A memory access time later, valid data is available at the output of the memory array. A voltage divider is used to divide the word line voltage to a suitable level for input to the comparator. The stable reference voltage serves as the source of the word line signal, besides being input to the comparator. A voltage multiplier is utilized to generate the word line signal from the voltage reference. Alternatively, the word line voltage may be supplied by an external source such as the supply voltage. Both the voltage multiplier and the voltage divider include programmable trimming transistors which allow tuning of their respective outputs. In addition, enable circuitry is included which disables the first read cycle circuitry in order to reduce power consumption after the first read cycle is initiated. <IMAGE>
申请公布号 EP0813207(A3) 申请公布日期 1998.12.23
申请号 EP19970108960 申请日期 1997.06.03
申请人 WAFERSCALE INTEGRATION INC. 发明人 SLEZAK, YARON;EITAN, BOAZ
分类号 G11C11/41;G11C7/22;G11C8/18;G11C16/06 主分类号 G11C11/41
代理机构 代理人
主权项
地址
您可能感兴趣的专利