发明名称 Cache device
摘要 <p>A cache device of the present invention has a path through which the desired data contained in block load data transferred from a main memory are delivered to a processing unit which required the desired data, even when cache access by an instruction for accessing the main memory results in a cache miss. This path is different from a path through which the desired data is read from a data array of the cache device when a cache hit occurs. Namely, the path in question neither contains a path from the main memory to the data array nor a path from the data array to a general purpose register which the processing unit can refer to, and allows the desired data delivered from the main memory to be directly transmitted to the processing unit. The cache device, as soon as it finds the desired data out of block load data delivered from the main memory, writes them into the general purpose register by way of the path in question. The block load data delivered from the main memory are stored in a data buffer, and then written sequentially into the data array. &lt;IMAGE&gt;</p>
申请公布号 EP0884683(A2) 申请公布日期 1998.12.16
申请号 EP19980250210 申请日期 1998.06.16
申请人 NEC CORPORATION 发明人 UESUGI, TAKAHIKO
分类号 G06F9/38;G06F12/08;(IPC1-7):G06F12/08 主分类号 G06F9/38
代理机构 代理人
主权项
地址
您可能感兴趣的专利