发明名称 Circuit module redundancy architecture process
摘要 A system and method for wafer scale integration optimized for medium die size integrated circuits by interconnecting a large number of separate memory (or other circuit) modules on a semiconductor wafer so as to electrically exclude both defective modules and defective interconnect/power segments, and include operative modules and interconnect/power segments. A set of discretionary connections are associated with each of the separate modules and interconnect/power segments and such connections are made (or broken) after a module or interconnect or power segment is tested. A power supply network is set up by combining operative power segments. A bidirectional bus is set up by combining operative interconnect segments to connect to each operative modules. This bidirectional bus consists of one or more hierarchies for speed, power and yield considerations. Each module is assigned an identity code using discretionary connections.
申请公布号 US5843799(A) 申请公布日期 1998.12.01
申请号 US19970782135 申请日期 1997.01.13
申请人 MONOLITHIC SYSTEM TECHNOLOGY, INC. 发明人 HSU, FU-CHIEH;LEUNG, WINGYU
分类号 G06F11/00;G06F11/20;G06F12/06;G06F13/40;G11C29/00;G11C29/48;H01L21/66;H01L27/02;H04L25/02;(IPC1-7):H01L21/00 主分类号 G06F11/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利