发明名称 Vernier delay line interpolator and coarse counter realignment
摘要 A Vernier delay line interpolator provides a precision level smaller than a clock period by delaying a periodic pulse signal in a delay line which has equally time-spaced taps and a total delay that is a harmonic H greater than 1 of the pulse period. The taps of the delay line are latched and decoded to derive the fraction of the pulse period that has passed. When the interpolator is combined with a coarse counter, misalignment between their outputs is prevented by having the coarse counter count both edges of the periodic pulse signal so as to provide redundant bits between the counter and the interpolator. If the redundant bits are not equal, the counter output is corrected before it is combined with the output of the interpolator.
申请公布号 US5838754(A) 申请公布日期 1998.11.17
申请号 US19970814835 申请日期 1997.03.11
申请人 LECROY CORPORATION 发明人 GORBICS, MARK S.;ROBERTS, KEITH M.;SUMNER, RICHARD L.
分类号 G04F10/06;H03K5/159;H03M1/06;H03M1/50;(IPC1-7):G06M3/00 主分类号 G04F10/06
代理机构 代理人
主权项
地址