发明名称 Multiplication of storage capacitance in memory cells by using the Miller effect
摘要 A memory cell for a dynamic random access memory includes a storage transistor that is connected for operation as an amplifier, the drain-to-gate capacitance of the storage transistor functioning as the storage capacitance for the memory cell. An access transistor is interposed between a bit line and the input of the amplifier, for coupling the amplifier to the bit line during write and read operations for the memory cell. During memory cell read operations, the storage capacitance is effectively multiplied by 1+Av, where Av is the gain of the amplifier, providing Miller-effect amplification of the storage capacitance.
申请公布号 US5835403(A) 申请公布日期 1998.11.10
申请号 US19970879908 申请日期 1997.06.20
申请人 MICRON TECHNOLOGY, INC. 发明人 FORBES, LEONARD
分类号 G11C11/404;(IPC1-7):G11C11/24 主分类号 G11C11/404
代理机构 代理人
主权项
地址