发明名称 Memory cell sensing method and circuitry for bit line equalization
摘要 A method and apparatus for sensing the state of a memory cell and equalizing bit line voltages without using ATD circuitry. One embodiment of the present invention is a memory device that includes a memory cell coupled to a pair of bit lines, a bit line load circuit coupled to the bit lines, an equalization circuit coupled to the bit lines, and a sense amplifier circuit having inputs coupled to the bit lines and an output coupled to the equalization circuit. The memory cell may be an SRAM cell with a pair of cross-coupled inverters. The equalization circuit may be an SRAM cell with a pair of inverters that are not cross coupled. The inputs of the inverters in the equalization circuit may receive signals output by the sense amplifier circuit, and the outputs of the inverters may be coupled to the pair of bit lines. The sense amplifier senses data output by the memory cell to the bit lines, and generates output signals. The equalization circuit receives the output signals and drives the bit lines with opposite data relative to the data output by the memory cell so as to equalize the bit lines.
申请公布号 US5828614(A) 申请公布日期 1998.10.27
申请号 US19970834942 申请日期 1997.04.07
申请人 CYPRESS SEMICONDUCTOR CORP. 发明人 GRADINARIU, IULIAN
分类号 G11C11/41;G11C11/419;(IPC1-7):G11C7/00 主分类号 G11C11/41
代理机构 代理人
主权项
地址