发明名称 Enhanced test method for an application-specific memory scheme
摘要 An enhanced test system in a processor having a memory supporting multiple memory schemes. The memory is partitioned into memory blocks and memory sub-blocks. A plurality of uniform data units each comprising a plurality of data fields is written to and read from each successive memory block in a FIFO manner so that a data field within each data unit, having a maximum field width, occupies each of the multiple memory locations at least once during testing. The enhanced test system maximizes the number of adjacent full-width data fields to test vertically and horizontally for field overflow within memory by writing and reading seriatim by data unit or partitioned by data field width, in adjacent memory blocks and sub-blocks, or overlapping memory blocks and overlapping sub-blocks.
申请公布号 US5822516(A) 申请公布日期 1998.10.13
申请号 US19970784621 申请日期 1997.01.21
申请人 HEWLETT-PACKARD COMPANY 发明人 KRECH, JR., ALAN S.
分类号 G06F12/16;G11C29/00;G11C29/08;G11C29/10;G11C29/22;G11C29/34;G11C29/56;(IPC1-7):G06F11/00;G06F12/00 主分类号 G06F12/16
代理机构 代理人
主权项
地址