发明名称 OVER-CURRENT DETECTOR CIRCUIT FOR AN ENHANCED SUBSCRIBER LINE INTERFACE
摘要 An over-current detector circuit used in a Subscriber Line Interface Circuit (SLIC) for validating an over-current condition on a subscriber loop comprising a first counter connected to the SLIC disposed to receive an oversense signal from the SLIC. The first counter begins counting when the oversense signal is received and produces an output signal when the oversense signal is still active after the counter finishes, denoting a dc over-current in the subscriber loop. A timer circuit connected to the SLIC also receives the oversense signal. The timer is arranged to begin counting when the oversense signal is received. A second counter further receives the oversense signal and is advanced by one count on the high to low transition of the oversense signal. The second counter produces an output signal when three counter advances are produced before the timer times out, denoting an ac over-current condition. A register circuit connected to the first counter and to the second counter is arranged to receive the first counter output signal or the second counter output signal and transmit to a logic interface an over-current signal advising a central controller that an over-current condition exists on the subscriber loop. Finally, a cut clear pulse generator connected to the register circuit and to a cut relay is also arranged to receive the over-current signal from the register circuit and produce an output pulse that enables the cut relay. The cut relay then electrically breaks the subscriber loop, isolating the SLIC from the subscriber loop.
申请公布号 CA2042682(C) 申请公布日期 1998.10.06
申请号 CA19912042682 申请日期 1991.05.15
申请人 AG COMMUNICATION SYSTEMS CORPORATION 发明人 PAWLOWSKI, CHRIS;WARNER, MICHAEL
分类号 H04M3/00;H04M3/18;H04M19/00;(IPC1-7):H04M3/22;H04L12/10 主分类号 H04M3/00
代理机构 代理人
主权项
地址