发明名称 Semiconductor integrated circuit device including PLL circuit
摘要 A semiconductor integrated circuit device including input and output registers, a data-processing circuit block disposed between the registers, a first PLL circuit for supplying a first output clock signal to the input register in response to an input clock signal, and a second PLL circuit for supplying a second output clock signal to the output register in response to the input clock signal. The input register transfers a data signal stored therein to the output register in response to the first output clock signal. The output register stores the data signal and transfers it to another device in response to the second output clock signal. The first and second PLL circuits supply the first and second output clock signals to the input and output registers with keeping the phase differences constant, respectively. The data signal stored in the input register can be correctly transferred to the output register, and the data signal stored in the output register can be correctly transferred to an input register of another semiconductor integrated circuit device even if the clock skew arises.
申请公布号 US5815540(A) 申请公布日期 1998.09.29
申请号 US19950466459 申请日期 1995.06.06
申请人 NEC CORPORATION 发明人 AOKI, YASUSHI
分类号 H03L7/00;G06F1/10;G06F1/12;H03L7/07;H03L7/081;H04L7/00;(IPC1-7):H03D3/24 主分类号 H03L7/00
代理机构 代理人
主权项
地址