发明名称 Semiconductor device having a polycide structure
摘要 In a semiconductor device having a polycide structure located on a stepped portion, halation during formation of a resist pattern is prevented, and oxidation of an upper surface of a high-melting-point metal silicide layer is prevented during formation of an interlayer insulating film on the polycide structure. In this semiconductor device, an upper layer which is formed of one layer selected from the group consisting of an amorphous silicon layer, a polycrystalline silicon layer, a TiN layer and a TiW layer is formed on the high-melting-point metal silicide layer forming the polycide structure. This effectively suppresses reflection of light beams by the upper layer located at the stepped portion during exposure for forming the resist pattern on the upper layer. Thereby, formation of a notch at the resist pattern is prevented, and the resist pattern is accurately formed to have a designed pattern. The upper layer made of the amorphous silicon layer or polycrystalline silicon layer prevents formation of an oxide layer at an upper surface of the high-melting-point metal silicide layer due to oxydation by Oxygen carried to the inside of the CVD furnace from the outside during formation of an interlayer insulating film covering the polycide structure.
申请公布号 US5801427(A) 申请公布日期 1998.09.01
申请号 US19970873027 申请日期 1997.06.11
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 SHIRATAKE, SHIGERU;MOTONAMI, KAORU;HAMAMOTO, SATOSHI
分类号 H01L21/027;H01L21/28;H01L21/336;H01L21/768;H01L29/423;H01L29/49;H01L29/78;(IPC1-7):H01L29/94;H01L31/062 主分类号 H01L21/027
代理机构 代理人
主权项
地址
您可能感兴趣的专利