发明名称 Single chip universal protocol multi-function ATM network interface
摘要 An asynchronous transfer mode (ATM) processing system interconnection or termination unit is implemented on a single integrated circuit chip. The unit includes a universal protocol device having Virtual Channel Memory (VCR) for storing ATM cells for segmentation and reassembly, a Direct Memory Access (DMA) controller for interconnecting the VCR to a host unit, and a Parallel Cell Interface (PCI) for interconnecting the VCR to an ATM network. A Reduced Instruction Set Computer (RISC) microprocessor controls the DMA controller as well as segmentation and reassembly of Conversion Sublayer Payload Data Unit (CS-PDU)s and transfer between the memory, the host and the ATM network and other operations of the device using single clock cycle instructions. The operating program for the RISC microprocessor is stored in a volatile Instruction Random Access Memory (IRAM) in the form of firmware which is downloaded at initialization. The program can be user designed to accommodate changes in ATM network protocols and congestion handling routines. A Pacing Rate Unit (PRU) includes a global pacing rate register which automatically reduces the maximum transmission rate of ATM cells in response to a sensed congestion condition in the ATM network.
申请公布号 US5802287(A) 申请公布日期 1998.09.01
申请号 US19950510643 申请日期 1995.08.03
申请人 LSI LOGIC CORPORATION 发明人 ROSTOKER, MICHAEL D.;STELLIGA, D. TONY;BERGANTINO, PAUL
分类号 H04L12/56;H04Q11/04;(IPC1-7):H04L12/00 主分类号 H04L12/56
代理机构 代理人
主权项
地址