发明名称 Data transferring circuit which aligns clock and data
摘要 A network (10) includes a broadband customer service module (B-CSM) (20). The B-CSM (20) includes a plurality of feeder interface cards (FICs) (36) and optical line cards (OLCS) (38) which are coupled together through a midplane assembly (34) so that each FIC (36) couples to all OLCs (38) and each OLC (38) couples to all FICs (36) through junctor groups (68). The B-CSM (20) interfaces many OC-12 SONET feeders to many OC-12 SONET lines. Within the B-CSM (20) circuit switching is performed electrically at an STS-1 rate. A reference clock which oscillates at a frequency lower than the data rate is routed with payload data so that it receives delays similar to those imposed on the payload data due to processing. At second stage switching fabrics (50) where data need to be extracted from signals flowing within the B-CSM (20), a clock regeneration circuit (32) generates a master clock signal oscillating at twice the data rate and phase synchronized to a delayed reference clock. A geometric compensation scheme corrects for timing skew which occurs when clocks and data are distributed to points or small areas from widely dispersed locations, and when clocks and data are distributed from points or small areas to widely dispersed locations.
申请公布号 US5796795(A) 申请公布日期 1998.08.18
申请号 US19940347618 申请日期 1994.11.30
申请人 GTE LABORATORIES INCORPORATED 发明人 MUSSMAN, HARRY EDWARD;CHEN, HUNG-SAN;HARTMAN, STEPHEN P.
分类号 H04J3/06;H04L7/033;(IPC1-7):H04L25/36;H04L7/00;H04L25/40 主分类号 H04J3/06
代理机构 代理人
主权项
地址