发明名称 Instruction decoder including emulation using indirect specifiers
摘要 A ROM-based decoder exploits the high degree of redundancy between instructions to share various operation structures and substantially reduce memory size. The decoder includes a circuit which merges and shares common ROM sequences to reduce ROM size. A superscalar microprocessor includes an instruction decoder having an emulation code control circuit and an emulation ROM which emulates the function of a logic instruction decoder. An instruction register is loaded with a current instruction and has various bit-fields that are updated according to the state of the processor. An entry point circuit derives an emulation ROM entry point from the instruction stored in the instruction register. The emulation ROM entry point is used to address the emulation ROM, from which an operation (Op) is read. Various fields in the Op are selectively substituted from the instruction register and emulation environment registers.
申请公布号 US5794063(A) 申请公布日期 1998.08.11
申请号 US19960649980 申请日期 1996.05.16
申请人 ADVANCED MICRO DEVICES, INC. 发明人 FAVOR, JOHN G.
分类号 G06F9/30;G06F9/318;(IPC1-7):G06F9/30 主分类号 G06F9/30
代理机构 代理人
主权项
地址