发明名称 INFORMATION PROCESSING CIRCUIT, MICROCOMPUTER AND ELECTRONIC APPARATUS
摘要 <p>An objective of this invention is a design that improves the memory usage ratio and execution speed of a sum-of-products operation instruction, improves the critical path of sum-of-products operations, and prevents overflows. A sum-of-products operation circuit executes sum-of-products operations a number of times that is specified by number-of-executions information comprised within a sum-of-products operation instruction, under the control of a control circuit. The number of times the sum-of-products operation is to be executed is set into a register, that number is decremented every time one cycle of the sum-of-products operation ends, and the sum-of-products operation instruction ends when the value in the register reaches zero. If an interrupt is received during the execution of a plurality of sum-of-products operations, execution of the sum-of-products operations resumes after the interrupt processing. First and second sum-of-products input data are read at the same time by a single memory access. A 16-bit x 16-bit multiplication result is added by a 32-bit adder, and upper 32-bit data is either incremented or decremented when a carry or borrow is generated by a lower 32-bit add. &lt;IMAGE&gt;</p>
申请公布号 EP0856800(A1) 申请公布日期 1998.08.05
申请号 EP19970937870 申请日期 1997.09.02
申请人 SEIKO EPSON CORPORATION 发明人 KUBOTA, SATOSHI;KUDO, MAKOTO;MIYAYAMA, YOSHIYUKI
分类号 G06F9/302;G06F7/544;G06F9/32;G06F17/10;(IPC1-7):G06F17/10;G06F15/78 主分类号 G06F9/302
代理机构 代理人
主权项
地址