发明名称 Memory array built-in self-test circuit having a programmable pattern generator for allowing unique read/write operations to adjacent memory cells, and method therefor
摘要 An ABIST circuit for testing a memory array has a blanket write subcycle (WC), an RC3 subcycle, and an RC4 subcycle. The ABIST circuit includes a programmable pattern generator that provides eight programmable data bits, eight programmable read/write bits, and two programmable address frequency bits to determine the specific test patterns applied to the memory array. The address frequency bits determine how many memory cycles will be performed on each cell of the memory array. In X1 mode, only one memory cycle is performed on each cell during any given subcycle. In X2 mode, two memory cycles are performed on each cell, allowing a cell to be written, then subsequently read in the same subcycle. In X4 mode, four memory cycles are performed on each cell, and in X8 mode, all eight bits of read/write and data are used on each cell, resulting in eight memory cycles for each cell within the memory array.
申请公布号 US5790564(A) 申请公布日期 1998.08.04
申请号 US19950485296 申请日期 1995.06.07
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ADAMS, ROBERT DEAN;CONNOR, JOHN;KOCH, GARRETT STEPHEN;TERNULLO, JR., LUIGI
分类号 G11C29/12;G11C29/10;G11C29/36;(IPC1-7):G01R31/28 主分类号 G11C29/12
代理机构 代理人
主权项
地址