发明名称 Adjustable output driver circuit
摘要 An output driver circuit is described which offers control and logic level adjustment for high speed data communications in a synchronous memory such as a synchronous dynamic random access memory (SDRAM). Level adjustment is obtained by resistive division between a termination resistor and controllable impedances between an output node and VDD and VSS power supplies. Control functions include slew rate modification of the signal at the output node, by sequentially turning on or off output transistors in response to a transition in an input signal. Different schemes of weighting the output transistors obtain different characteristics of the output signal. Load matching circuitry and voltage level forcing circuitry are described for improving high frequency operation. <IMAGE>
申请公布号 AU5717098(A) 申请公布日期 1998.08.03
申请号 AU19980057170 申请日期 1997.12.18
申请人 MICRON TECHNOLOGY, INC. 发明人 BRENT KEETH
分类号 G11C11/407;G11C7/10;G11C11/401;G11C11/409;H03K17/16 主分类号 G11C11/407
代理机构 代理人
主权项
地址