发明名称 Shared redundancy programming of memory with plural access ports
摘要 The circuit of this invention includes a programmable circuit (PC) for storing an internal address and for producing logic levels (LL1, etc.) determined by that internal address and includes a first comparison circuit (CC1) and a second comparison circuit (CC2). The first comparison circuit (CC1) responds to the logic levels (LL1, etc.) representative of that internal address and to a first address signal (CA0, etc.) to generate a first match signal (CRFSN) determined by matching of the internal address and the first address signal (CA0, etc.). The second comparison circuit (CC2) responds to the logic levels (LL1) and to a second address signal (SF0, etc.) to generate a second match signal (SRSJN) determined by the matching of the internal address and the second address signal (SF0, etc.).
申请公布号 US5787091(A) 申请公布日期 1998.07.28
申请号 US19950489973 申请日期 1995.06.13
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 KERSH, III, DAVID V.
分类号 G11C11/401;G11C29/00;G11C29/04;(IPC1-7):G11C7/00 主分类号 G11C11/401
代理机构 代理人
主权项
地址