发明名称 INTERNAL TESTABILITY SYSTEM FOR MICROPROCESSOR-BASED INTEGRATED CIRCUIT
摘要 A fault isolation system (100) for use in an integrated circuit (10). The fault isolation system (100) includes multiple input shift registers (120, 130) which are connected end-to-end, serial output to serial input, for convenient interface with a test data input and test data output that are controlled by the test access port controller (tap controller) (20) of conventional JTAG circuitry that is frequently provided in such integrated circuits. The multiple input shift registers include parallel inputs (data 1, data 2, etc...) which receive test data from test nodes within functional blocks such as general circuit blocks and linear bus alleys. The muliple input shift registers (120, 130) are efficiently controlled by a global controller (110) which talks to many local controllers (140). The global controller (110) distributes control signals (112) that are received by the local controllers (140). The multiple input shift registers (120, 130) thereafter operate in accordance with the control signals (112) and, in order to operate "at speed", also operate in time coordination with the local clock phases (c1, c2, c3, c4) driving the functional block under observation.
申请公布号 WO9832025(A1) 申请公布日期 1998.07.23
申请号 WO1998US00819 申请日期 1998.01.16
申请人 ROCKWELL INTERNATIONAL CORPORATION 发明人 BORDEN, CRAIG, E.;MARTINEZ, MIGUEL, A.;TAYLOR, ALEXANDER, D.
分类号 G01R31/28;G01R31/3185;(IPC1-7):G01R31/28;G06F11/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址