发明名称 Bit-phase aligning circuit
摘要 A bit-phase aligning circuit includes a bit-phase adjusting circuit and a synchronizing pattern detection circuit. The bit-phase adjusting circuit adjusts a phase difference between a data signal and a clock signal by adjusting a delay amount of the data signal based on a determination result signal from the synchronizing pattern detection circuit. In the synchronizing pattern detection circuit, the data signal is sampled using the clock signal so as to detect a synchronizing pattern inserted in the data signal. When the synchronizing pattern is detected, the synchronizing pattern detection circuit determines that a phase relationship between the data signal and the clock signal is proper. On the other hand, when not detected, the synchronizing pattern detection circuit determines the phase relationship therebetween to be improper. This determination result signal is fed to the bit-phase adjusting circuit where the phase difference between the data signal and the clock signal is adjusted.
申请公布号 US5778214(A) 申请公布日期 1998.07.07
申请号 US19950564657 申请日期 1995.11.29
申请人 OKI ELECTRIC INDUSTRY CO., LTD. 发明人 TAYA, TAKASHI;YOSHIDA, AKIRA;YAMAOKA, SHINSUKE;MATSUMOTO, SHUICHI
分类号 H04L25/40;H04L7/033;H04L7/04;H04L7/08;H04L7/10;(IPC1-7):G06F1/04 主分类号 H04L25/40
代理机构 代理人
主权项
地址