发明名称 Method of forming low threshold voltage vertical power transistor using epitaxial technology
摘要 A low threshold voltage power DMOS transistor structure is disclosed having a lightly doped channel region formed in a shallow layer of relatively lightly doped epitaxial silicon. The light doping of the shallow epitaxial layer minimizes variations in threshold voltage and local variations in punch-through susceptibility due to nonuniformities in epitaxial doping concentration. A relatively heavily doped epitaxial layer is disposed underneath the shallow lightly doped epitaxial layer to reduce the drain to source resistance, RDS. Because the relatively heavily doped epitaxial layer is located below the channel region and not in the regions of the structure most susceptible to body region punch-through, providing the relatively highly doped epitaxial layer does not cause variations in threshold voltage and does not cause variations in the reverse bias voltage at which punch-through across the body region occurs.
申请公布号 US5770503(A) 申请公布日期 1998.06.23
申请号 US19970895004 申请日期 1997.07.17
申请人 SILICONIX INCORPORATED 发明人 HSHIEH, FWU-IUAN;YILMAZ, HAMZA;CHANG, MIKE
分类号 H01L21/336;H01L29/08;H01L29/78;(IPC1-7):H01L21/336 主分类号 H01L21/336
代理机构 代理人
主权项
地址