发明名称 Fabrication method for integrated circuits
摘要 A method and resulting structure for fabricating interconnects through an integrated circuit. The method includes adding more power lines 80, 100, 151 and/or increasing the width of power lines 120 and/or adding a power bus 140 near regions of high current flow. The resulting structure also provides more metallization near regions of high current flow. Similar to the method, the resulting structure may include additional power lines 80, 100, 151 and/or wider power lines 120 and/or a power bus 140 to increase the amount of metallization. An improved routing technique is also provided. Such routing technique includes providing an initial Ucs value and then adding additional lines near high current regions to decrease the Ucs value.
申请公布号 US5767011(A) 申请公布日期 1998.06.16
申请号 US19960749081 申请日期 1996.11.14
申请人 OKI SEMICONDUCTOR, AN OPERATING GROUP OF OKI AMERICA, INC. OR OKI AMERICA, INC. 发明人 YAO, CHINGCHI;YAMAMOTO, ICHIRO;NOMURA, SHUJI
分类号 G06F17/50;H01L23/528;(IPC1-7):H01L21/28 主分类号 G06F17/50
代理机构 代理人
主权项
地址