发明名称 Mask generation technique for producing an integrated circuit with optimal metal interconnect layout for achieving global planarization
摘要 A photolithography mask derivation process is provided for improving the overall planarity of interlevel dielectric deposited upon conductors formed by the derived photolithography mask. The photolithography mask is derived such that non-operational conductors are spaced a minimum distance from each other and from operational conductors to present a regular spaced arrangement of conductors upon which a dielectric layer can be deposited and readily planarized using, for example, chemical-mechanical polishing techniques. The resulting interlevel dielectric upper surface is globally planarized to an even elevational level across the entire semiconductor topography. The operational conductors are dissimilar from non-operational conductors in that the operational conductors are connected within a circuit path of an operational integrated circuit. Non-operational conductors are not connected within the integrated circuit path and generally are floating or are connected to a power supply. The non-operational conductors thereby do not contribute to the integrated circuit functionality other than to provide structural planarity to the overlying interlevel dielectric. The mask derivation process is applicable to either a metal interconnect photolithography mask or a polysilicon interconnect photolithography mask.
申请公布号 US5766803(A) 申请公布日期 1998.06.16
申请号 US19960659165 申请日期 1996.06.05
申请人 ADVANCED MICRO DEVICES, INC. 发明人 MICHAEL, MARK W.;DAWSON, ROBERT;HAUSE, FRED N.;BANDYOPADHYAY, BASAB;FULFORD, JR., H. JIM;BRENNAN, WILLIAM S.
分类号 H01L21/033;H01L21/3105;H01L21/768;(IPC1-7):G03F9/00 主分类号 H01L21/033
代理机构 代理人
主权项
地址