发明名称 Improved process for 3d chip stacking
摘要 A manufacturable process for fabricating electrical interconnects which extend from a top surface of an integrated circuit chip to a sidewall of the chip using laser pantography to pattern three dimensional interconnects. The electrical interconnects may be of an L-connect or L-shaped type. The process implements three dimensional (3D) stacking by moving the conventional bond or interface pads on a chip to the sidewall of the chip. Implementation of the process includes: 1) holding individual chips for batch processing, 2) depositing a dielectric passivation layer on the top and sidewalls of the chips, 3) opening vias in the dielectric, 4) forming the interconnects by laser pantography, and 5) removing the chips from the holding means. The process enables low cost manufacturing of chips with bond pads on the sidewalls, which enables stacking for increased performance, reduced space, and higher functional per unit volume.
申请公布号 AU5156498(A) 申请公布日期 1998.05.22
申请号 AU19980051564 申请日期 1997.10.28
申请人 THE REGENTS OF THE UNIVERSITY OF CALIFORNIA, 发明人 VINCENT MALBA
分类号 G03F7/00;H01L21/98;H01L23/498;H01L25/065 主分类号 G03F7/00
代理机构 代理人
主权项
地址