发明名称 Hochleistungsrechnersystem mit fehlertoleranter Fähigkeit; Verfahren zum Betrieb desselben
摘要 A computer system in a fault-tolerant configuration employs multiple identical CPUs executing the same instruction stream, with multiple, identical memory modules in the address space of the CPUs storing duplicates of the same data. The multiple CPUs are loosely synchronized, as by detecting events such as memory references and stalling any CPU ahead of others until all execute the function simultaneously; interrupts can be synchronized by ensuring that all CPUs implement the interrupt at the same point in their instruction stream. Memory references via the separate CPU-to-memory busses are voted at the three separate ports of each of the memory modules. I/O functions are implemented using two identical I/O busses, each of which is separately coupled to only one of the memory modules. A number of I/O processors are coupled to both I/O busses. I/O devices are accessed through a pair of identical (redundant) I/O processors, but only one is designated to actively control a given device; in case of failure of one I/O processor, however, an I/O device can be accessed by the other one without system shutdown, i.e., by merely redesignating the addresses of the registers of the I/O device under instruction control.
申请公布号 DE68928360(T2) 申请公布日期 1998.05.07
申请号 DE1989628360T 申请日期 1989.12.08
申请人 TANDEM COMPUTERS INC., CUPERTINO, CALIF., US 发明人 CUTTS, RICHARD W., JR., GEORGETOWN TEXAS 78626, US;BANTON, RANDALL G., AUSTIN TEXAS 78746, US;JEWETT, DOUGLAS E., AUSTIN TEXAS 78727, US;NORWOOD, PETER C., AUSTIN TEXAS 78728, US;DEBACKER, KENNETH C., AUSTIN TEXAS 78717, US;MEHTA, NIKHIL A., AUSTIN TEXAS 78758, US;ALLISON, JOHN DAVID, AUSTIN TEXAS 78703, US;HORST, ROBERT W., CHAMPAIGN ILLINOIS 61821, US
分类号 G06F11/16;G06F11/00;G06F11/10;G06F11/14;G06F11/18;G06F11/20;G06F12/02;G06F15/16;G06F15/17;G11C29/00;(IPC1-7):G06F11/16 主分类号 G06F11/16
代理机构 代理人
主权项
地址