发明名称 High speed method and apparatus for detecting assertion of multiple signals
摘要 A multiple match detection circuit including an array of N and P-channel pull-up and pull-down devices receiving a corresponding array of hit line signals for developing complementary bit line signals, which are provided to the respective inputs of a differential comparator. Respective buffers drive the bit line signals to a maximum voltage differential in normal mode. For each hit line asserted, the pull-up and pull-down devices modify the voltage of the corresponding bit line voltage between the bit lines by an incremental amount, thereby decreasing the differential. Any single hit line does not cause enough of a voltage change to reverse the polarity of the differential voltage between the bit lines. However, if more than one hit line is asserted, the combined incremental change of voltage due to activation of two or more pull-up and pull-down devices is greater than the maximum voltage differential between the bit line signals asserted by the buffers, causing the bit line differential voltage to reverse polarity. The differential comparator detects the reversal of polarity of the bit line differential voltage and asserts an error signal. The multiple detection circuit further includes a transmission gate, which selectively equalizes charge on the bit lines, and isolation devices, which provide level shifting, prior to detection by the differential amplifier to thereby increase the speed of detection.
申请公布号 US5748070(A) 申请公布日期 1998.05.05
申请号 US19960689906 申请日期 1996.08.15
申请人 LSI LOGIC CORPORATION 发明人 PRIEBE, GORDON W.;BUER, MYRON
分类号 G11C11/419;G06F7/02;G06F11/16;G11C15/00;H03K5/24;(IPC1-7):G06F7/02 主分类号 G11C11/419
代理机构 代理人
主权项
地址